The TPS3838J25DBVT is a Supervisory Circuit with active-low open-drain output and manual reset. The supervisory circuit provides circuit initialization and timing supervision, primarily for DSP and processor-based systems. During power-on, /RESET is asserted when the supply voltage VDD becomes higher than 1.1V. Thereafter, the supervisory circuit monitors VDD and keeps the /RESET output active as long as VDD remains below the threshold voltage of VIT. An internal timer delays the return of the output to the inactive state (high) to ensure proper system reset. The delay time starts after VDD has risen above the threshold voltage VIT. When CT is connected to GND, a fixed delay time of typical 10ms is asserted. When connected to VDD, the delay time is typically 200ms. When the supply voltage drops below the threshold voltage VIT, the output becomes active (low) again. It has a fixed-sense threshold voltage (VIT) set by an internal voltage divider.
- power-ON reset generator
- 220nA Typical supply current
- Green product and no Sb/Br
计算机和计算机周边, 便携式器材, 传感与仪器, 无线, 车用