The CDCLVP1208RHDT is a highly versatile low additive Jitter Buffer can generate eight copies of LVPECL clock outputs from one of two selectable LVPECL, LVDS or LVCMOS inputs for a variety of communication applications. It has a maximum clock frequency up to 2GHz. The CDCLVP1208 features an on-chip multiplexer (MUX) for selecting one of two inputs that can be easily configured solely through a control terminal. The overall additive jitter performance is less than 0.1ps, RMS from 10kHz to 20MHz and overall output skew is as low as 20ps, making the device a perfect choice for use in demanding applications. The CDCLVP1208 clock buffer distributes one of two selectable clock inputs (IN0, IN1) to eight pairs of differential LVPECL clock outputs (OUT0, OUT7) with minimum skew for clock distribution. The CDCLVP1208 can accept two clock sources into an input multiplexer. The inputs can be LVPECL, LVDS or LVCMOS/LVTTL.
- 2:8 Differential buffer
- Selectable clock inputs through control terminal
- Universal Inputs can accept LVPECL, LVDS and LVCMOS/LVTTL
- Eight LVPECL outputs
- 2GHz Maximum clock frequency
- 73mA Maximum core current consumption
- <100fs Very low additive jitter
- 20ps Maximum output skew
- Green product and no Sb/Br
无线, 医用, 通信与网络